

# High-Frequency Carbon Nanotube Transistors: Fabrication, Characterization, and Compact Modeling

Martin Claus

Center for advancing electronics Dresden (cfaed) Technische Universität Dresden, Germany, martin.claus@tu-dresden.de

Purdue University – 03.11.2014

cfaed.tu-dresden.de









WISSENSCHAFTSRAT



### Claims about CNTFETs

- 1. Analog HF applications are the most suitable entry point for CNTFETs
- 2. Device linearity is most valuable for analog HF applications!

### Challenges

- 1. Provide access to intrinsic material properties in fabricated devices
- 2. Utilize CNTFETs for applications



From materials science to system engineering!



### Claims about CNTFETs

- 1. Analog HF applications are the most suitable entry point for CNTFETs
- 2. Device linearity is most valuable for analog HF applications!

### Challenges

- 1. Provide access to intrinsic material properties in fabricated devices
- 2. Utilize CNTFETs for applications



From materials science to system engineering!



### Content

- CNTFETs for analog HF applications?
- Challenges in designing and manufacturing CNTFETs
- Current status of CNTFET technology for HF applications
- CCAM A compact model for HF CNTFETs
- Benchmark circuit design studies

### Backup

- Trap induced apparent linearity of CNTFETs
- Why current physics-based compact models fail
- CCAM for designing analog and digital applications
- CVD and DEP-based CNTFET manufacturing pros and cons



### Content

- CNTFETs for analog HF applications?
- Challenges in designing and manufacturing CNTFETs
- Current status of CNTFET technology for HF applications
- CCAM A compact model for HF CNTFETs
- Benchmark circuit design studies

### Backup

- Trap induced apparent linearity of CNTFETs
- Why current physics-based compact models fail
- CCAM for designing analog and digital applications
- CVD and DEP-based CNTFET manufacturing pros and cons



### Introduction – Device linearity



From materials science to system engineering!

### Introduction - Device linearity





 $\rightarrow$  Device linearity is essential in communication systems!

## Electronics for mobile communication



### RF front-end:

- High volume and high-speed data transmission required
- Spectral efficiency (determined by signal distortion) of circuit components and transmission speed limited by e.g. circuit technology and available power (battery life time!)

Device linearity could help to meet future communication demands



# Electronics for mobile communication





### RF front-end:

- High volume and high-speed data transmission required
- Spectral efficiency (determined by signal distortion) of circuit components and transmission speed limited by e.g. circuit technology and available power (battery life time!)
- Device linearity could help to meet future communication demands

# Example: Amplifier linearity at device level





# Example: Amplifier linearity at device level









### Conventional seminconductors (e.g. silicon MOSFET)

- © Signals distortion if output depends nonlinearly on input
- © Interference with other channels
- © Expensive filters required
- © Higher losses and higher power consumption



### Conventional seminconductors (e.g. silicon MOSFET)

- © Signals distortion if output depends nonlinearly on input
- Interference with other channels
- Expensive filters required
- © Higher losses and higher power consumption

### **CNTFET** technology

- © Purer signals allow higher data rates
- $\odot$  Simpler systems ightarrow lower cost
- Lower power consumption (= longer battery life time)



Projected power consumption breakdown if linearity is exploited



# Conventional seminconductors (e.g. silicon MOSFET)

- © Signals distortion if output depends nonlinearly on input
- Interference with other channels
- Expensive filters required
- © Higher losses and higher power consumption

### CNTFET technology

- © Purer signals allow higher data rates
- $\bigcirc$  Simpler systems  $\rightarrow$  lower cost
- Lower power consumption (= longer battery life time)



Projected power consumption breakdown if linearity is exploited

 $\rightarrow$  Distortion/ device linearity is a major issue in mobile communication!



# Designing CNT transistors - Challenges

How to obtain and provide access to the unique intrinsic properties of CNTFETs and how to use them for applications?

# Designing CNT transistors



Transistor properties affected by ...

- intrinsic properties of semiconductor material
- channel morphology
- device architecture
- interface properties of the various material stacks



Intrinsic properties

# Designing CNT transistors



Transistor properties affected by ...

- intrinsic properties of semiconductor material
- channel morphology
- device architecture
- interface properties of the various material stacks





Transistor properties affected by ...

- intrinsic properties of semiconductor material
- channel morphology
- device architecture
- interface properties of the various material stacks



Intrinsic properties



Channel morphology



Device architecture

Transistor properties affected by ...

- intrinsic properties of semiconductor material
- channel morphology
- device architecture
- interface properties of the various material stacks





Interface properties



# Selected unique intrinsic CNTFET properties

- Variable bandgap: E<sub>gap</sub>(d<sub>cnt</sub>) = 0...1.2 eV (i. e. semiconducting or metallic behavior)
- Typical:  $d_{cnt} \approx 0.5 \dots 3 \text{ nm}$
- One-dimensional carrier transport and density of states, i. e. low scattering probability
- High current carrying capability:  $\approx 25 \,\mu A$
- Low intrinsic capacitances  $pprox 1\,\mathrm{aF}$
- High carrier velocity up to Fermi velocity of Graphene ( $\approx 1 \times 10^8 \, {\rm cm \, s^{-1}}$ )
- Linearity at device level (based on 1D transport)
- $\rightarrow$  Potential for high frequency applications with significantly reduced signal distortion



(17,0)-tube,  $d_{
m cnt}pprox 1.3\,
m nm,$  $E_{
m gap}pprox 0.64\,
m eV,$  $J_{
m cnt}$  up to several mm



# Channel morphology depends on the fabrication





Single tube channel single CNT bridging S & D

Multi tube channel aligned CNTs bridging S & D Thin film channel Intercrossing CNT chains bridging S & D

- Typical methods: (i) CVD for in place growth, (ii) DEP deposition of pre-sorted CNTs, (iii) Polymer transfer of pre-grown CNTs
- Challenges depend on method (tube-placement, tube pre-sorting, tube length, catalysts for selective tube growth, contamination)
- Channel morphology determines channel resistance and current drive and thus the application

# Channel morphology depends on the fabrication









Single tube channel single CNT bridging S & D Digital circuit applications Multi tube channel aligned CNTs bridging S & D Analog high-frequency applications Thin film channel Intercrossing CNT chains bridging S & D Sensor applications

- Typical methods: (i) CVD for in place growth, (ii) DEP deposition of pre-sorted CNTs, (iii) Polymer transfer of pre-grown CNTs
- Challenges depend on method (tube-placement, tube pre-sorting, tube length, catalysts for selective tube growth, contamination)
- Channel morphology determines channel resistance and current drive and thus the application

# Device architecture depends on the fabrication









Global back gate CNTFET Test structure and Sensor applications

Top gate CNTFET Analog and digital applications

Local back gate CNTFET Analog, digital and high performance sensor applications

- Electrode design and device structure determine gate control and parasitic capacitances!
- Channel down-scaling limited by lithographie
- Complexity limited available process modules and tools

# Interface properties affects device behavior





Contact resistance for different metals and different contact length (exp. data) [1]

Experimental data of a forward and backward sweep [2]

- Find proper material for contacts (metall, carbon, ...) to define the barrier (see later)
- High gate oxide quality and thoroughly wafer cleaning ensure low trap density



# CNTFET technology status for analog HF applications

[3] – M. Schroter, M. Claus ..., IEEE J. of the Electron Devices Society, 1(1), pp. 9–20, 2013.





- high current, high power application (1000–3000 parallel tubes)
- scale with tube density, finger number and width to desired applications
- relaxed constraints for technology (800 nm channel length)
- parasitic metallic tubes in the channel (20%-30%)
- first prototyp technologies available ( $f_{T,peak} \approx 10 \text{ GHz}, G_{power} > 10 \text{ dB}$ )
- Note: Device linearity has experimentally not been proven so far





- high current, high power application (1000–3000 parallel tubes)
- scale with tube density, finger number and width to desired applications
- relaxed constraints for technology (800 nm channel length)
- parasitic metallic tubes in the channel (20%-30%)
- first prototyp technologies available ( $f_{T,peak} \approx 10 \text{ GHz}, G_{power} > 10 \text{ dB}$ )
- Note: Device linearity has experimentally not been proven so far





- high current, high power application (1000–3000 parallel tubes)
- scale with tube density, finger number and width to desired applications
- relaxed constraints for technology (800 nm channel length)
- parasitic metallic tubes in the channel (20%-30%)
- first prototyp technologies available ( $f_{T,peak} \approx 10 \text{ GHz}, G_{power} > 10 \text{ dB}$ )
- Note: Device linearity has experimentally not been proven so far





- high current, high power application (1000–3000 parallel tubes)
- scale with tube density, finger number and width to desired applications
- relaxed constraints for technology (800 nm channel length)
- parasitic metallic tubes in the channel (20%-30%)
- first prototyp technologies available ( $f_{T,peak} \approx 10 \text{ GHz}, G_{power} > 10 \text{ dB}$ )
- Note: Device linearity has experimentally not been proven so far

# Status of HF CNTFET technology I





#### Single-tube CNTFET



HF CNTFET in GSG configuration



Multi-tube Multi-finger CNTFET



# Status of HF CNTFET technology II









# Status of HF CNTFET technology III





### First circuit results - L-band RF amplifier

- First CNT-based single-stage L-band RF amplifier [4]
- 11 dB linear gain with 10 dB input/output return loss at 1.3 GHz



- Analog HF applications are most suitable entry point for CNTFETs!
- Already possible with existing fabrication methods
- Device linearity is most valuable for analog HF applications but has experimentally not been proven so far

claed



# CCAM – A compact model for HF CNTFETs

[5] - M. Claus, et al., Workshop on Compact modeling, Vol. 2, pp. 770-775, 2012.
[6] - M. Schroter, ... M. Claus, IEEE Transactions on Electron Devices, 2014.



### Purpose

- allows circuit design, simulation and optimization for an existing technology
- understanding of circuit properties and their relation to CNTFET technology
- prediction/ extrapolation of circuit and system properties for future technology nodes (with less imperfections or scaled dimensions)
- feedback for technology development: which technology parameters needs to be improved to boost circuit performance



### State-of-the-art of CNTFET compact models

- main focus on digital applications ("beyond CMOS") → nanoscale channel lengths
- models mostly restricted to single-tube CNTFETs and low voltages
- formulations focus mostly on describing DC behavior
- almost no experimental verification of model formulations

 $\rightarrow$  little emphasis on multi-tube high-frequency (HF) analog applications

# Compact models for HF CNTFETs III



CM for MT CNTFETs includes: equivalent circuit for semiconducting tubes + metallic tubes + parasitic elements



Multi-tube CNTFET



Equivalent circuit

### Compact modeling issues

- All fabricated transistors have Schottky-like barriers (SB) between metal contacts and CNT
- $\rightarrow$  compact modeling very difficult
- $\rightarrow$  no feasible physics-based approach (for current and charge) is known
- → almost all existing compact models do not consider SB properly (compared to experiments)

Two parallel approaches in our group: semi-physics based (CCAM) and physics-based (TCAM) compact model













IEEE TRANSACTIONS ON ELECTRON DEVICES, VOL. XX, NO. XX, XX XX

# A semi-physical large-signal compact carbon nanotube FET model for analog RF applications

M. Schröter, Senior Member, IEEE, M. Haferlach, A. Pacheco, S. Mothes, P. Sakalas, Member, IEEE and M.Claus





# Compact model: CCAM





Equivalent circuit of the compact model

### CCAM Features

- bias-dependent formulation for internal elements (i. e. large signal model)
- temperature and geometry dependence for all equivalent circuit elements
- access to technology parameters
   e. g. fraction of metallic tubes
- noise and trap model
- CCAM has been implemented in Matlab and Verilog-A, making it widely available across circuit simulators
- make use of HICUM infrastructure for developing and maintaining industry standard model



Drain current:

$$I_{\rm sem} = I_{\rm DS0} f_{\rm GS} f_{\rm DS}$$

GS depdendence:

$$f_{\rm GS} = \left(\frac{u_{\rm GS} + \sqrt{u_{\rm gs}^2 + a_{\rm thg}}}{1 + \sqrt{1 + a_{\rm thg}}}\right)^2 \left(1 + 2\frac{1 + u_{\rm GS}}{\sqrt{u_{\rm GS}^2 + a_{\rm thg}}}\right)$$

with  $u_{
m GS} = 1 - V_{
m thg0}/v_{
m gt}$ ,  $v_{
m gt} = V_{
m GS} - V_{
m fb}$ 

DS dependece (simple form for scattering):

$$f_{\mathrm{DS}} = u_{\mathrm{DS}} \left( 1 + |u_{\mathrm{DS}}|^{eta} 
ight)^{-1/eta}$$

Similar smoothing functions for the charge

# Experimental verification I







Multi tube transfer characteristic



# Experimental verification II









### Benchmark circuit design studies

[7] - M. Claus, et al., IMOC, 2013.

M. Claus

31 / 36

### Circuit results - L-band RF amplifier



- First CNT-based single-stage L-band RF amplifier [4]
- 11 dB linear gain with 10 dB input/output return loss at 1.3 GHz



Good comparison between experimental results and model

# Circuit results - Power amplifier

- Class-A power amplifier designed at  $V_{\rm gs}=0.5\,{\rm V}$  (low saturation voltage) and  $V_{\rm ds}=2\,{\rm V}$  for 2 GHz applications
- 150 similar devices are connected in parallel to have an output power of 16 dBm



Power gain only for less than 10% metallic tube fraction

# Circuit results - Ring oscillator



- Ring oscillator (RO) build up in current mode logic (CML)
- Differential architecture, CML building block acts like an inverter



CML building block

Output voltage oscillation for various  $m_{\rm frac}$ 

- Device gradually losses its basic ON/OFF switching properties
- Oscillation only for  $m_{
  m frac} < 2\,\%$
- RO is much more sensitive to  $m_{\rm frac}$  than the PA

# Summary





Unique intrinsic electrical properties



Parasitic metallic tubes most severe issue



Great potential for HF and low distortion applications



CCAM available for further studies

### References I



- A. D. Franklin, D. B. Farmer, and W. Haensch, "Defining and overcoming the contact resistance challenge in scaled carbon nanotube transistors," ACS Nano, vol. 8, no. 7, pp. 7333–7339, 2014.
- [2] M. Haferlach, M. Claus, T. Nardmann, A. Pacheco-Sanchez, P. Sakalas, and M. Schröter, "Trap-induced apparent linearity of cntfets (invited)," in Nanotech, Workshop on Compact Modeling (WCM), 2014.
- [3] M. Schroter, M. Claus, P. Sakalas, M. Haferlach, and D. Wang, "Carbon Nanotube FET Technology for Radio-Frequency Electronics: State-of-the-Art Overview (invited)," *IEEE Journal of the Electron Devices Society*, vol. 1, no. 1, pp. 9–20, 2013.
- [4] M. Eron, S. Lin, D. Wang, M. Schroter, and P. Kempf, "An L-band carbon nanotube transistor amplifier," *Electronics Letters*, vol. 47, no. 4, pp. 265–266, 2011.
- [5] M. Claus, D. Gross, M. Haferlach, and M. Schröter, "Critical review of cntfet compact models," in NSTI-Nanotech (Workshop on Compact modeling), vol. 2, 2012, pp. 770–775.
- [6] M. Schroter, M. Haferlach, A. Pacheco, S. Mothes, P. Sakalas, and M. Claus, "A semi-physical large-signal compact carbon nanotube fet model for analog rf applications (accepted)," *IEEE Transactions on Electron Devices*, 2014.
- [7] M. Claus, A. Mukherjee, A. Moroguma, A. Pacheco, S. Blawid, and M. Schröter, "High-frequency benchmark circuit design for a sub 50 nm cntfet technology," in SBMO/IEEE MTT-S International Microwave & Optoelectronics Conference (IMOC), 2013, pp. 1–5.